# Modified PID & An Easy Way to Code FPGA using PyRPL

Feel free to ask questions!

More details are in the documentation.

**Documentation:** pyrpl\_change/Documentation.md at max\_hold\_no\_iir\_improvement · wwlyn/pyrpl\_change

PyRPL\_change: wwlyn/pyrpl\_change Labscript: wwlyn/red\_pitaya\_pyrpl\_pid

Official Documentation for RP: <a href="https://redpitaya.com/rtd-iframe/?iframe=https://redpitaya.readthedocs.io/en/latest/quickStart/needs.html">https://redpitaya.com/rtd-iframe=https://redpitaya.readthedocs.io/en/latest/quickStart/needs.html</a>

Wanlin Wang
E-mail: <a href="www.wwlyn@outlook.com">wwlyn@outlook.com</a>



#### **Outline**

- An introduction to RedPitaya & PyRPL
- Modified PyRPL PID
  - 4 modifications
  - Installation, package conflict fix and basic usage
  - Labscript
- The Workflow of FPGA coding using PyRPL
  - Use digital setpoint sequence as an example
- Outlook on RedPitaya: A budget Quantum Machine?



The components of STEMlab 125-14



The website of RedPitaya has many functions, like oscilloscope, Vector Network Analyzer...



| RF inputs                      |                          |  |
|--------------------------------|--------------------------|--|
| RF input channels              | 2                        |  |
| Sample rate                    | 125 MS/s                 |  |
| ADC resolution                 | 14 bit                   |  |
| Input impedance                | 1 MΩ / 10 pF             |  |
| Full scale voltage range       | ±1 V (LV) and ±20 V (HV) |  |
| Input coupling                 | DC                       |  |
| Absolute max.<br>Input voltage | LV ±6 V<br>HV ±30 V      |  |
| Input ESD protection           | Yes                      |  |
| Overload protection            | Protection diodes        |  |
| David all the                  | DC - 60 MHz              |  |
| Bandwidth                      | DC - 60 MHZ              |  |

| Input Modes: HV vs LV |       |                  |
|-----------------------|-------|------------------|
| Mode                  | Range | Resolution       |
| LV                    | ±1V   | 2V/2^14=0.122 mV |
| HV                    | ±20V  | 40V/2^14=2.44 mV |

#### Before using RedPitaya: check the hardware feature! Eg. STEM 125-14

| RF inputs                      |                          |  |
|--------------------------------|--------------------------|--|
| RF input channels              | 2                        |  |
| Sample rate                    | 125 MS/s                 |  |
| ADC resolution                 | 14 bit                   |  |
| Input impedance                | 1 MΩ / 10 pF             |  |
| Full scale voltage range       | ±1 V (LV) and ±20 V (HV) |  |
| Input coupling                 | DC                       |  |
| Absolute max.<br>Input voltage | LV ±6 V<br>HV ±30 V      |  |
| Input ESD protection           | Yes                      |  |
| Overload protection            | Protection diodes        |  |
| Bandwidth                      | DC - 60 MHz              |  |
| Connector type                 | SMA                      |  |

| RF outputs               |             |  |
|--------------------------|-------------|--|
| RF output channels       | 2           |  |
| Sample rate              | 125 MS/s    |  |
| DAC resolution           | 14 bit      |  |
| Load impedance           | 50 Ω        |  |
| Voltage range            | ±1 V        |  |
| Short circuit protection | Yes         |  |
| Output slew rate         | 2 V / 10 ns |  |
| Bandwidth                | DC - 50 MHz |  |
| Connector type           | SMA         |  |

## Mode Range Resolution LV ±1V 2V/2^14=0.122 mV HV ±20V 40V/2^14=2.44 mV

How to improve DAC noise performance of STEM 125-14:

https://ln1985blog.wordpress.com/201 6/02/07/red-pitaya-dac-performance/

#### Before using RedPitaya: check the hardware feature! Eg. STEM 125-14



The extension module is not only for trigger, but...

| Extension connector         |                     |
|-----------------------------|---------------------|
| Digital IOs                 | 16                  |
| Digital voltage levels      | 3.3 V               |
| Analog inputs               | 4                   |
| Analog input voltage range  | 0 - 3.5 V           |
| Analog input resolution     | 12 bit              |
| Analog input sample rate    | 100 kS/s            |
| Analog outputs              | 4                   |
| Analog output voltage range | 0 - 1.8 V           |
| Analog output resolution    | 8 bit               |
| Analog output sample rate   | $\lesssim$ 3.2 MS/s |
| Analog output bandwidth     | ≈ 160 kHz           |
| Communication interfaces    | I2C, SPI, UART, CAN |
| Available voltages          | +5 V, +3V3, -4 V    |
| External ADC clock          | No [2]              |





PyRPL (Python RedPitaya Lockbox) turns your RedPitaya into a powerful DSP device, especially suitable as a digital lockbox and measurement device in quantum optics experiments.

#### Cheap when we want fast, user-friendly feedback!

- If we only need user-friendly, Raspberry Pico, stm32... is good and cheaper options;
- If we need fast, analog PID is faster and cheaper.
- And for fast fancy feedback.



VS



**VS** 



#### **Modified PyRPL PID: Basic Usage**

#### **Basic Usage:**

RedPitaya implements standard PID control:

$$ext{Output}(t) = K_p \cdot e(t) + K_i \cdot \int_0^t e( au) d au + K_d \cdot rac{de(t)}{dt}$$

where e(t) = input - setpoint.

#### **Two Basic Operation Modes:**

| Mode             | Configuration                                     |
|------------------|---------------------------------------------------|
| Digital Setpoint | Single PID module                                 |
| Analog Setpoint  | Dummy module + functional PID (differential mode) |

#### Modified PyRPL PID: Improve the bandwidth of PID



#### Improve the bandwidth of PID

- **Problem:** PyRPL limits **Ki** to 38kHz (unity gain frequency when Kp, Kd=0), restricting PID bandwidth.
- Cause: Limited GAINBITS (24 bits) for Ki register.
- Solution: Increase GAINBITS by 1 bit → doubles Ki upper limit.



$$K(j\omega) = -\frac{R_2}{R_1} \left( \frac{C_1}{C_2} \frac{R_1}{R_2} + \frac{1}{j\omega R_2 C_2} + j\omega C_1 R_1 \right)$$

$$ext{Output}(t) = K_p \cdot e(t) + K_i \cdot \int_0^t e( au) d au + K_d \cdot rac{de(t)}{dt}$$

#### Modified PyRPL PID: Improve the bandwidth of PID



#### Improve the bandwidth of PID

- **Problem:** PyRPL limits **Ki** to 38kHz (unity gain frequency when Kp, Kd=0), restricting PID bandwidth.
- Cause: Limited GAINBITS (24 bits) for Ki register.
- **Solution:** Increase GAINBITS by 1 bit → doubles Ki upper limit. Binary!





$$K(j\omega) = -\frac{R_2}{R_1} \left( \frac{C_1}{C_2} \frac{R_1}{R_2} + \frac{1}{j\omega R_2 C_2} + j\omega C_1 R_1 \right)$$
= 1 (0dB)

$$ext{Output}(t) = K_p \cdot e(t) + K_i \cdot \int_0^t e( au) d au + K_d \cdot rac{de(t)}{dt}$$

#### **Modified PyRPL PID: Improve the bandwidth of PID**



#### Improve the bandwidth of PID

- **Problem:** PyRPL limits **Ki** to 38kHz (unity gain frequency when Kp, Kd=0), restricting PID bandwidth.
- Cause: Limited GAINBITS (24 bits) for Ki register.
- Solution: Increase GAINBITS by 1 bit → doubles Ki upper limit.



#### Modified PyRPL PID: Hold using external trigger

- 1. Hold using external trigger
- 2. Keep the last output when hold

Already have in `max\_hold\_no\_iir\_improvement` branch?



When the light is off, we don't want the lockbox to work otherwise if there is DC signal, it will saturate. And we also want to change the setpoint during the hold and when unhold, the lockbox will lock to another setpoint.

#### Modified PyRPL PID: Hold using external trigger

#### Hold using external trigger

- Problem: When unhold, we want PID lock to another setpoint, but it cannot function well.
- **Root Cause:** Integral range [-4V,+4V] exceeds output limits [-1V,+1V], causing delayed response in hold/unhold sequences.
- **Solution:** Change the integral range to [-1V,+1V] while keep the caculation resolution.





#### Modified PyRPL PID: Hold using external trigger



#### Keep the last output when hold

- It just set Kp=0, keep the integral term. Works for small Kp and stable locks (error ≈ 0), but causes dramatic output jumps when:
- Using high Kp (bandwidth-limited systems);
- Error signals have large fluctuations

$$ext{Output}(t) = K_p \cdot e(t) + K_i \cdot \int_0^t e( au) d au + K_d \cdot rac{de(t)}{dt}$$



#### **Modified PyRPL PID: Digital Setpoint Sequence**



| Why digital over analog setpoint sequences?                                        |                                           |                                                                   |
|------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------|
| Issue                                                                              | Analog Setpoint                           | Digital Setpoint                                                  |
| Noise                                                                              | ~20mV AC noise (no impedance<br>matching) | Fixed digital values                                              |
| Stability                                                                          | Oscillates with certain P&I<br>values     | No oscillation issues at the same P&I, can push bandwidth further |
| ADC/DAC<br>Noise                                                                   | Uses both (2× noise)                      | Uses DAC only (1× noise)                                          |
| Implementation: Pre-loaded digital setpoint sequence with external rise detection. |                                           |                                                                   |

#### Modified PyRPL PID: Digital Setpoint Sequence



#### Use external trigger to step digital setpoint in a sequence





Later use this as the example of FPGA coding workflow!

#### **Modified PyRPL PID: Demonstration**



- Directly install my modified PyRPL
- Explore other interesting branch of original PyRPL

#### **Labscript**

- Blacs
- \*Run 2 blacs at the same time

   (a little bit tricky, details are in the documentation)



#### The Workflow of FPGA coding using PyRPL: Demonstration

#### Use external trigger to change digital setpoint covers:

- External trigger connection
- Test the rise of the trigger
- Write and read certain registers (including basic value types & array) --pid.py & red\_pitaya\_pid\_block.v
- Calculation logic of FPGA (a kind of decision tree)

--red\_pitaya\_dsp.v --red\_pitaya\_pid\_block.v ) --pid.py & red\_pitaya\_pid\_block.v

--red pitaya pid block.v



#### The Workflow of FPGA coding using PyRPL: Demonstration



#### Use external trigger to change digital setpoint covers:

- **External trigger connection**
- Test the rise of the trigger
- Write and read certain registers (including basic value types & array) --pid.py & red pitaya pid block.v
- **Calculation logic of FPGA (a kind of decision tree)**

--red pitaya dsp.v --red pitaya pid block.v

--red pitaya pid block.v





#### Easy to code

- We can just change the registers, calculation logic and trigger of PID module, let "PID" do other feedbacks!
- Skip the difficulty to build the connection & wiring of different module, which I think it's the
  most difficult thing when we code FPGA.





#### Fast feedback: A budget Quantum Machine?

- 8ns clock time
- Other hardware feature? ADC/DAC, channels, input/output range...
- Python package conflict (fixed in python 3.9)
- Calibration issue! (partly fixed)



[2411.12622] Cavity-enabled real-time observation of individual atomic collisions

#### **Calibration issue!**

 PyRPL cannot read RedPitaya's calibration data, causing ADC/DAC offsets.



#### **Calibration issue!**

- PyRPL cannot read RedPitaya's calibration data, causing ADC/DAC offsets.
- Digital setpoint: Manually offset calibration needed for precise physical values.
- Analog setpoint: No calibration needed because the difference between 2 inputs matters, and finally it will go to 0.



```
def phy2dig_setpoint_in1(physical_value):
    k1 = (HALF_IN1 - ZERO_IN1)/0.5
    b1 = ZERO_IN1
    return k1 * physical_value + b1
```

Calibration from python (slow but doesn't matter for pre-loading)

#### **Calibration issue!**

- PyRPL cannot read RedPitaya's calibration data, causing ADC/DAC offsets.
- Digital setpoint: Manually offset calibration needed for precise physical values.
- Analog setpoint: No calibration needed because the difference between 2 inputs matters, and finally it will go to 0.
- Advanced fast feedback systems: We just need to apply the linear function (y=kx+b) two more times in the FPGA calculation logic or add the offset to our algorithm.
- Maybe sometimes we can calibrate all the technique offset?



```
def phy2dig_setpoint_in1(physical_value):
    k1 = (HALF_IN1 - ZERO_IN1)/0.5
    b1 = ZERO_IN1
    return k1 * physical_value + b1
```

Calibration from python (slow but doesn't matter for pre-loading)

### Thanks for listening!

Feel free to ask questions!

More details are in the documentation.

**Documentation:** pyrpl\_change/Documentation.md at max\_hold\_no\_iir\_improvement · wwlyn/pyrpl\_change

PyRPL\_change: wwlyn/pyrpl\_change Labscript: wwlyn/red\_pitaya\_pyrpl\_pid

Official Documentation for RP: <a href="https://redpitaya.com/rtd-iframe/?iframe=https://redpitaya.readthedocs.io/en/latest/quickStart/needs.html">https://redpitaya.com/rtd-iframe=https://redpitaya.readthedocs.io/en/latest/quickStart/needs.html</a>

Wanlin Wang
E-mail: <a href="www.wwlyn@mit.edu">wwlyn@mit.edu</a>
<a href="www.wwlyn@outlook.com">www.wwlyn@outlook.com</a>